# **Aids for Hand Assembling Programs** The program takes a 16 bit number ORigin and adds two to it. The new number then is subtracted from another 16 bit number, DEstination. The difference, which may be positive or negative, in two's complement, is stored in POINTL. The difference is also examined to determine if it is larger than +127 (if positive) or smaller than -127 (if negative). If this is the case, FF is loaded Into POINTH; otherwise 00 is loaded. POINTH and POINTL are then displayed by transferring control to the (KIM) operation state. ting system. Listing 1: Program description for BRAVEC, This description should be the first step taken when writina a program. Erich A Pfeiffer PhD Wells Fargo Alarm Services **Engineering Center** 1533 26th St Santa Monica CA 90404 Resident assembler programs and interpreters for high level languages are available increasingly for microcomputer systems based on the more popular microprocessors. Nevertheless, many operators of small microcomputer systems are unable to use such programs because their systems are not large enough to support them. Unless they are lucky enough to have access to a timesharing service or to some larger computer which supports a cross assembler, their only way of developing a usable object program is to assemble it While the mere idea of such an endeavor might horrify any programmer who is used to working with large machines, the hand assembly of shorter programs for 8 bit microprocessors actually is not very difficult. It has been my experience that the assembly of programs can be greatly simplified and the likelihood of errors can be reduced by using some simple aids in the assembly process. One of these aids is in the form of hardware and consists of a special program assembly form. The software aids are several short utility routines which run even on the smallest microcomputer systems. Develop- ment of the assembly method described in this article is based on experience gained from working with programmable calculators of the keyboard language type. Matt Biever of the Pro-Log Corporation has long been advocating some of the techniques that I am using. The article's assembly method is used for program development for a KIM-1 microcomputer. It can be adapted easily for other microcomputer systems as long as they use an 8 bit processor. The assembly method will be demonstrated with a sample program. Before writing a program, it is a good idea to put down in writing what the program is supposed to do. Such a program description, as shown in listing 1, might state any limitations on the magnitude of variables used or might indicate what happens if these limitations are exceeded, The next step is to develop a concept of the program in the form of a flowchart as in figure 1. While the symbols used in such charts are standardized, the chart's degree of detail is a matter of personal preference. From program descriptions and flowcharts, one can determine how many memory locations or registers will be necessary to store data and temporary results. These locations should be written in the program register table as shown in table 1. This table also contains the addresses of subroutines or registers of the monitoring system that are called by the program, or of PIA registers that will be addressed. The table is similar to the symbol table printed by the computer during the machine assembly of a program. After a program description is developed the actual writing of the program can begin. The programmer, who writes a symbolic listing for machine assembly, arranges a program in the form of lines, Each line is successively numbered, contains one mnemonic for an operation (unless it is an "all comment" line) and later will be punched into one punch card for computer entry. Because the operation described by the mnemonic can have a length of one, two or three bytes, each line eventually results in one, two or three machine instructions. Therefore, there exists no simple relation between the line number and the address at which the machine code is stored in the computer memory. For the hand assembly of programs, it is advantageous to use a different format for the program listing in which there is a one to one relationship between program line and memory location. The writing of the symbolic program and the assembly into machine code is greatly simplified by the use of a special program assembly Figure 1: Flowchart of the program described in listing 1. The circled numbers refer to the comment numbers in listing 2. | Use | Label | Location | |----------------------------|------------------|--------------------------------------| | ORigin | ORLO<br>ORHI | 0000<br>01 | | DEstination | DELO<br>DEHI | 02<br>03 | | "open cell" | POINTL<br>POINTH | FA from listing of<br>FB KIM monitor | | Transfer to<br>KIM monitor | START | 1C4F from listing of<br>KIM monitor | Table 1: Program register table for program BRAVEC. This table contains all descriptions of all memory locations used by the program, # START subtract result from DEstination (2) (3) borraw NO YES negative difference YES (4) into POINTH trensfer to (5) load 00 into POINTH 6 transfer to MONITOR (7) ## **Build The World's Most Powerful 8-Bit Computer** Featuring The Famous Intel 8085! Explorer/85™ Starting for just \$129.95 you can now build yourself a sophisticated, state-of-the-art computer that can be expanded to a level suitable for industrial, business and commercial use. You learn as you go... in small, easy-to-understand, inexpensive levels! - Features Intel 8085 cpu\*100% compatible with 8880A software! Onboard S-100 bus (up to 6 slots)! Onboard RAM and ROM expansion! Bulli-in deluxe 2K Monitor/Operating ROM! Cassatte/RS 232 or 20 mai/-1/2 -bit parallel WO and timer all on beginner's Level "A" system! BOBING software Onboard S-100 bus (up to 8 slots): Onboard S-100 bus (up to 8 slots): Onboard S-100 bus (up to 8 slots): Solida Interval S-100 bus (up to 8 slots): Buill-In deluxe 2K Monitor/Operating ROMI Buill-In deluxe 2K Monitor/Operating ROMI Cassatetists 232 or 20 may 4-112 8-bit parallel I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-breal\*\* "A" system: I/O and timer all on beginner's 1-bread\*\* "A" system: I/O and timer all on beginner's 1-bread\*\* "A" system: I/O and timer all on beginner's 1-bre As featured in POPULAR ELECTRONICS EXPLORER/85 shown with Video 8 EXPLORER/ES shown with Video Monator and Recht CHOICE OF NEK KEYPAO OR TERMINAL LIPPUT. If you pain to customate EXPLORER for identicated use we recontion to customate EXPLORER for identicated use we recontion a full store, state of the-art system with Six or extended but not a full store, state of the-art system with Six or extended but to EAX of amongs thogo years. Isosphore intellige printers, play-into-year libe better of the intelligence intelligence PERFLORER registerative there immediately printers play-into-year libe intelligence in the printer of depair formats—22-16 for it set to 64-16 for video monthor; or EXPLORER Registers (INSERT, INSERT, INSERT form. The form I developed for our KIM-1 system is shown in listing 2. (Similar forms are available from the Pro-Log Corporation; order Nr CF-1.) Each line of the coding form corresponds to one memory location with the least significant hexadecimal digit of the address preprinted in the ADD column. The form can be used with any computer system that uses a hexadecimal machine code. For octal notation, a different layout is advantageous. The programmer starts writing a program by adding the other digits of the program starting address in the ADD and Page Listing 2: Program listing of BRAVEC using the author's hand assembly form for the KIM-1. This form can be used with any hexadecimal based microprocessor. Program: BRAVEC Page 1 of 2 Date: Programmer: | rage | 1 0 | 1 2 | Duig. | | | oğı ummı | | | |------|-----|-----|-------|------|------|----------|--------------|-----------| | Page | ADD | OPC | Labei | MNE | Mode | Operand | N | Comment | | 00 | OØ | | ORLO | | | | | 7 | | | - 1 | | ORHI | | | | | DATA | | | 2 | | DELO | | | | | REGISTERS | | | 3 | | DEHI | | | | | J | | | 4 | 18 | | CLC | | | | φ | | | 5 | 49 | | LDA | # | 2 | | | | | 6 | 02 | | | | | | | | | 7 | 65 | | ADC | Z | ORLO | | | | | 8 | 00 | | | | | | | | | 9 | 90 | | BCC | | NELO | | | | | Α | 02 | | / | | | | | | | В | E6 | | INC | Z | ORHI | | | | | С | 01 | | | | | | | | | D | 85 | NELO | 57A | Z | 0410 | | | | | Ε | 00 | | | | | | 1 | | | F | 38 | | SEC | | | | Ø | | | / Ø | 45 | | LDA | Z | DELO | | | | | - 1 | 02 | | | | | | | | | 2 | E5 | | SAC | Z | ORLO | | | | | 3 | 00 | | | | | | <b>.</b> | | | 4 | 85 | | STA | Z | POINTL | | (3) | | | 5 | FA | | / | | | | | | | 6 | A5 | | LDA | 2 | DEHI | | <u>_</u> | | | 7 | 03 | | | | | | | | | 8 | E5 | | 500 | Z | ORHI | $\Box$ | | | | 9 | 01 | | | | | | | | | Α | A5 | | LDA | 2 | POINTZ | | | | | 8 | FA | | | | | | | | | С | 90 | | BCC, | | NEG- | $\perp$ | | | | D | 09 | | | | | $\downarrow$ | | | | Ε | 10 | | BPL | | 047 | 4 | | | | F | 09 | | | | | | | VA-BECC Program Assembly Form columns. It should be noted that the Page column refers to memory pages while the Page-of heading indicates pages of coding forms. The program is written by entering the mnemonic of the first instruction into the MNE column of line 0. Many of the instructions of a microprocessor can occur in more than one addressing mode. During machine assembly, the assembler program deducts the addressing mode from the format of the operand or the definition of a symbol. When hand assembling a program it is advantageous to specify the addressing mode in the Mode column. Immediate Listing 2 continued: Program: BRAVEC Page 2 of 2 Date: Programmer: | 2 | 49<br>FF<br>85 | FLAG | LDA | # | 4FF | | @ | |----|------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------|----------| | 2 | | | | | | | 1 4 1 | | 3 | 85 | | | | | | | | _ | | | STA | Z | POINTH | | | | 4 | FB | | | | | | | | 4 | 4C | | JMP | AB5 | START | | <b></b> | | 5 | 4F | | | | | | | | 6 | 10 | | | | | | <b>↓</b> | | 7 | 10 | NEG | BPL | | FLAG | | | | 8 | F7 | | | | | | | | 9 | A9 | OUT | LDA | #_ | 00 | | <b>©</b> | | Α | 00 | | | | | | | | В | 85 | | STA | Z | POINTH | | | | С | FB | | | | | | <b>_</b> | | D | 4C | | JMP | <i>AB</i> 5 | START | | 7 | | Ε | 4F | | | | | | | | | 10 | | | | | | <u> </u> | | ø | | | | | | | | | -1 | | | | | | | | | | | | | | | | | | _ | | | | | | | | | _ | | | | | | | | | - | | | | | | | | | | | | | | | | | | - | | | | | | _ | | | _ | | | | | | _ | | | _ | | | | | | _ | | | _ | | | | | | _ | | | _ | | | - | | | - | | | _ | _ | | | | | $\dashv$ | | | _ | | | | | | $\dashv$ | | | _ | | | - | | | - | | | | 6<br>7<br>8<br>9<br>A<br>B<br>C<br>D<br>E<br>F | 6 1C 7 10 8 F7 9 A9 A 00 B \$55 C FB D 4C E 4F F 1C Ø 1 1 2 2 3 4 5 5 6 7 8 9 A B C D E | 6 IC 7 IO NEG 8 F7 9 A9 OUT A OO B \$55 C FB D 4C E 4F F IC Ø I 2 3 4 5 6 7 8 9 A B C D E C D E E E E E E E E E E E E E E E | 6 IC 7 IO NEG BPL 8 F7 9 A9 OUT LDA A OO B \$5 STA C FB D 4C JMP E 4F F IC Ø 1 1 2 2 3 4 5 6 7 8 9 A A B B C D E | 6 1C 7 10 NEG BPL 8 F7 9 A9 0UT LDA # A 00 B \$5 STA Z C FB D 4C JMP ABS E 4F F 1C Ø 1 1 2 3 4 5 6 7 8 9 A A B B C D D E | 6 1C | 6 1C | VA-BECC Program Assembly Form # reer Opportunities in **Robotics and Computer Vision Systems** ### **Immediate Dallas Openings** Texas Instruments has immediate openings for highly motivated, talented individuals with interest in the areas of robotics and pattern recognition. You will be a member of a team whose function is to develop and apply advanced technologies, design and implement working systems, and develop state-of-the-art tools and procedures for a broad range of industrial automation applications. We have positions for innovative individuals with background in: #### Hardware/Software Computer Architecture Operating Systems Systems Programming Mini/Micro Assembly Language Programming Electro Optics/Video Display Systems ### **Applications** Robotics Computer Vision System Computer Speech I/O Intelligent Machines Servo Systems If you have an Associate or higher degree, or equivalent experience, and are looking for a challenging opportunity in any of the above areas, send your resume in complete confidence to: Staffing Manager/P. O. Box 225474, M.S. 217/Dallas, TX 75265. ### Texas Instruments INCORPORATED An equal opportunity employer M/F mode addressing is commonly indicated by the symbol #. For other addressing modes, suitable abbreviations of the column headings in the programmer's reference card should be used. For operations which have only one addressing mode, the Mode column is left empty. The addressing mode determines how many address bytes will have to follow the op code byte. After filling in the Mode column, the programmer should cross out the appropriate number of lines in the MNE column. This reserves the corresponding memory locations for the address or operand part of the instruction. The Label column will carry an entry for two conditions only: - If the line contains the start of a subroutine. - If the line is the destination of a conditional or unconditional jump or branch instruction While assembly programs sometimes put certain limitations on the choice of labels any suitable word or letter and number combination can be used as a label for hand assembly. However, it makes sense to pick a word or abbreviation that indicates what the subroutine or branch destination is doing in the program, (ie: "WAITLOOP," "COUNT," or simply "LOOP 7"). The next column to fill in is the one with the heading Operand. When writing programs for machine assembly, the programmer enters a symbolic label in this field and leaves it up to the assembly program to figure out what to do with it. When writing for hand assembly, the programmer can make the task easier by being a bit more specific. The operand can be one of the following things: 1. In the immediate addressing mode, it is simply the number that is to be entered by the operation. Rather than give this number a symbolic name which is defined somewhere in a symbol table, it is much easier to enter it directly in the Operand column. One has to be careful to remember which number system is being used. A number without a prefix indicates decimal notation. The prefix % indicates binary notation. A bit mask for bit 2 and 0. for example, would have the operand % 0000 0101. If the number is in hexadecimal form, the prefix \$ would normally be used, but in this case it is much simpler to > enter the hexadecimal number directly in the OPC column of the following 2. With a jump or branch instruction, the operand symbol indicates the destination of the operation. The operand of such an operation must have a counterpart in the label column somewhere in the program. The only exception is when the program calls subroutines that are stored in read only memory (as I do frequently with subroutines of the KIM monitoring system). In this case, the operand symbol has to have a counterpart in the stored 3. With any other memory referenced instruction, the operand must symbolize a memory location. I have found it useful to think of these locations as registers even though, unlike the registers of the processor, they are physically located somewhere in memory. As a matter of fact, their location, if possible, is in page zero of the memory to take advantage of the shorter addressing mode. For registers used in stock subroutines, I have assigned locations which begin at the upper end of page zero and work their way downward. They are listed in a master register list and care has been taken that subroutines that are likely to be used in the # Get your PC masters in as little as 2 weeks At Echo Design your circuit drawings can be converted into finished artwork masters in only 2 to 6 weeks, depending on complexity. We do board layouts for many of the biggest names in the business. And we have broad capability. Such as computer boards having 450 ICs. Choose any or all these services: - Lavout (to digitizing standards if desired) - Tape-up (artwork) - Fab drawing - Assembly drawing Schematic drawing - Bill of material - Printed board Place a call now to John Offenbacker or Al Chew and get your new board moving at competitive prices. FREE Ask for а сору Rasic Guidelines Printed Circuit Partitioning CORPORATION 195 EAST GISH ROAD . SAN JOSE, CA 95112 408-292-0918 We also provide contract technical personnel world wide same program do not occupy the same register addresses. The symbolic names for registers that will be used in the main program are noted in a program register table (table 1) with the addresses to be assigned later. The symbols again should be words or abbreviations which indicate the meaning of the data contained in the register, such as STARLO to mean starting address, low order byte. The column N of the program assembly form can be used to indicate the number of cycles it takes to execute the instruction. This is necessary, for example, to determine the time of timing loops. In most cases, however, this column will be left empty. Finally, the Comment column should be used to explain the function of the operation listed in the current line and sometimes some following lines. While this information may not be needed by the programmer, it is tremendous help for any other person trying to understand what the program is doing. If the program has been flowcharted first, which is highly recommended for all but the shortest programs, the comment can simply be a number which refers to an equally numbered symbol on the flowchart. In this way the programmer works down the lines of the program assembly form. Every time a 0 is encountered in the ADD column, (s) he adds the most significant bit. If that addition makes the ADD column is also advanced. Eventually the program will be completed and the hand assembly can begin. Like the computer, I do this in a number of passes. The first pass is the easiest one. Using a listing of the instruction set, or the programmer reference chart, the mnemonic and the entry in the Mode column is used to look up the op code of the instruction, which is entered into the OPC column of the line. A frequent error during this operation is to mistake an 8 for a B or vice versa, and I double check op codes with these sumbols. The programmer's reference cards supplied by the manufacturers, although they fit nicely into a shirt pocket, were apparently not intended for use by programmers over 40 years of age. The listing of the instruction set in the data sheets or system manuals is usually printed in a more reasonable letter size. The second step is to assign absolute addresses to the symbols of the program register list. First, all registers and their addresses used in stock subroutines to be called by the program are transferred from the master register list to the program register list. Then absolute addresses are assigned to all other registers listed, making sure that no duplication occurs. Registers which contain the low and high order bytes of numbers, or registers which contain successive bytes if multiple precision operations are used, have to be arranged in such a way that their absolute addresses are adjacent in increasing order (STARLO = B3, STARHI = B4). With the completed program register list one can go over the program again. For each memory referenced instruction other than branch and jump instructions, the program register list will contain an absolute address for the symbol in the operand column. This hexadecimal number is now entered into the OPC column of the following line. For registers located outside of page zero (such as the registers in PIAs) the address will be entered in two lines and care has to be taken to enter the low order byte first, followed by the high order byte. During this pass Lafso check all lines with a # in the Mode column and, if necessary, convert the binary or decimal operand into hexadecimal notation which is entered in the OPC column of the following line. ### Parallel Processing Power for the S-100 bus Discussed and dreamed about by computer scientists for years, Content-Addressable Memory (CAM) is now here at an affordable price. CAMs have been so costly to build that few have actually been pro-duced. Now Semionics has devel-oped a simplified design, lowering open a simplified design, lowering the cost by two orders of magnitude. This new memory is called Recognition Memory (REM), since (like the human brain) it can recognize words, patterns, etc. Adding a REM board to an ordinary microcomputer converts it into a very powerful machine known as a Content-Addressable Parallel Processo (CAPP). #### Features: 4K bytes per board Static - no refresh needed Can be used as ordinary RAM or as CAM RAM access time: 200 ns CAM access time; 4 μs Multiwrite-writing into multiple locations with one instruction Masking-for individual bit Multiple REM boards accessed Adds 17 associative memory functions to instruction set of Z-80 or 8080. ### Applications: Pattern Recognition • Information Retrieval • Compiling & Interpreting • Natural Language Processing • Code Compression • Artificial Intelligence #### **Price:** \$345 2K firmware package of REM routines: \$40 ### SEMIONICS 41 Tunnel Road • Berkeley • CA 94705 (415) 548-2400 With this step completed, the OPC column should show a hexadecimal number in most lines. The next step is to pass over the program listing another time. Any line with an open OPC column where the mnemonic indicates a branch instruction will require that the branch vector for the relative addressing mode be calculated. For short forward branches this poses no problem because the offset can easily be counted off (beginning at the second line following the one which contains the branch instruction, and continuing to the line which has the corresponding symbol in the label column). For longer branches and especially backwards branches, if memory pages are crossed it is very easy to make a mistake and miss by one count in either direction. I have found it advantageous to let the microcomputer perform this operation because, after all, it is much better in hexadecimal calculations than any programmer. The example program BRAVEC receives the origin and destination of a branch and calculates the branch vector in two's complement notation. A flag is set if the relative addressing range is exceeded. The program is loaded from cassette tape beginning at memory location 0000, Loading begins here because this location in the KIM-1 system can be addressed easily by pressing the space bar of the connected terminal. The first four locations are actually data registers into which the low and high order bytes of origin and destination of the branch are entered When the program is executed beginning at location 0004, it displays or prints the branch vector in two's complement as the low order byte of the address field. The high order byte of this field normally shows 00, while FF indicates that the reach of the relative addressing mode has been exceeded. While the program, as listed, is written for the 6502 microprocessor, only instructions that have an equivalent in the instruction set for the 6800 were used. The program, therefore, can be converted easily. However, the registers POINTHI and POINTLO, which are displayed as an address in the LED display of the KIM-1 microcomputer, are specific for this system, For other computers the user will have to find another way of displaying the result of the calculation. After all branch vectors have been calculated in this fashion and entered in the appropriate lines, the only open spaces in the OPC column should be the address parts of jump instructions. For jumps within the main program, it is easy to find the line with a matching entry in the label column and to enter the address of this line into the OPC columns of the lines following the one containing the jump instruction. For subroutines called from read only memory, the address has to be looked up in the subroutine listing. Stock subroutines which have been written on some other occasion and which can be loaded from magnetic or paper tape frequently can be used. Normally such subroutines will be tacked on after the last memory location occupied by the main program. The KIM-1 system has a relocating loading routine for loading from magnetic tape. If this feature is not available, some area in the memory should be set aside into which the subroutines are loaded, A move program then can be executed to pull up the subroutine. For the 6502 processor I use a program called MOVBLO which requires only 14 program steps due to one very convenient addressing mode of this processor. Unless one is very pressed for memory space, it is a good idea to have all subroutines start in lines with a 0 as the least significant digit because it is easier to keep track of the starting address after relocation. In order to be relocatable, a subroutine may not contain any absolute jump instructions and only relative addressing within the subroutine is permitted. After the last addresses for the stock subroutines have been entered in the program assembly form, the hand assembly is completed. I have never clocked the operation, but by following the methods described, it goes much faster than one would expect. With all op codes being listed in a single column it is much easier to enter them into the machine, either from a hexadecimal keyboard or from the keyboard of a terminal. This is another occasion in which operator errors can easily occur and I proofread all programs after entry. This operation is again greatly simplified by the use of the assembly form which shows address and op code in adjacent columns. The assembly method and the assembly aids described have been in use for several months and have been found to greatly reduce the likelihood of assembly errors. Unfortunately, this method does not protect from programming errors and the debugging of the program still is a time consuming but necessary step to follow the assembly of a program.■